Zum Hauptinhalt springen Zur Suche springen Zur Hauptnavigation springen

Routing Congestion in VLSI Circuits

Prashant Saxena, Rupesh S. Shelar, Sachin Sapatnekar
With dramatic increases in on-chip packing densities, routing congestion has become a major problem in integrated circuit design, impacting convergence, performance, and yield, and complicating the synthesis of critical interc- nects. The problem is especially acute as interconnects are becoming the performance bottleneck in modern integrated circuits. Even with more than 30% of white space, some of the design blocks in modern microprocessor and ASIC designs cannot be routed successfully. Moreover, this problem is likely to worsen considerably in the coming years due to design size and technology scaling. There is an inherent tradeo? between choosing a minimum delay path for interconnect nets, and the need to detour the routes to avoid "tra?c jams"; congestion management involves intelligent allocation of the available int- connect resources, up-front planning of the wire routes for even distributions, and transformations that make the physical synthesis ?ow congestion-aware. The book explores this tradeo? that lies at the heart of all congestion m- agement, in seeking to address the key question: how does one optimize the traditional design goals such as the delay or the area of a circuit, while still ensuring that the circuit remains routable? It begins by motivating the c- gestion problem, explaining why this problem is important and how it will trend. It then progresses with comprehensive discussions of the techniques available for estimating and optimizing congestion at various stages in the design ?ow.
Autor: Saxena, Prashant Shelar, Rupesh S. Sapatnekar, Sachin
EAN: 9780387300375
Sprache: Englisch
Seitenzahl: 250
Produktart: Gebunden
Verlag: Springer Springer, Berlin Springer US
Untertitel: Estimation and Optimization
Schlagworte: VLSI
Größe: 235
Gewicht: 560 g